Repository logo
Institutional Digital Repository
Shreenivas Deshpande Library, IIT (BHU), Varanasi

Quadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property cores

dc.contributor.authorRathor M.; Anshul A.; Bharath K.; Chaurasia R.; Sengupta A.
dc.date.accessioned2025-05-23T11:17:09Z
dc.description.abstractReusable hardware intellectual property (IP) cores play a significant role in the modern system on chip (SoC) designs. However, raging threats of IP piracy and IP ownership infringement sabotage revenue and reputation of genuine IP vendors. This paper presents a novel quadruple phase watermarking for securing hardware IP cores during high level synthesis (HLS). The proposed approach introduces several novelties: graph partitioning, encoding tree, and eightfold mapping to generate a robust watermarking signature. Further, embedding signature during four phases of HLS viz. scheduling, register binding, resource binding and interconnect binding leads to a high-quality watermark. The proposed results indicate multiple times lower Pc and higher tamper tolerance than previous approaches, at negligible design cost overhead. We achieved improvements in Pc and tamper tolerance up to 1018 and 1052 times respectively than related works. Finally, security and design cost tradeoff for various signature strengths is presented. © 2022 Elsevier Ltd
dc.identifier.doihttps://doi.org/10.1016/j.compeleceng.2022.108476
dc.identifier.urihttp://172.23.0.11:4000/handle/123456789/7071
dc.relation.ispartofseriesComputers and Electrical Engineering
dc.titleQuadruple phase watermarking during high level synthesis for securing reusable hardware intellectual property cores

Files

Collections