Repository logo
Institutional Digital Repository
Shreenivas Deshpande Library, IIT (BHU), Varanasi

Impact of interface trap charges on device level performances of a lateral/vertical gate stacked Ge/Si TFET-on-SELBOX-substrate

dc.contributor.authorSingh, A.K.
dc.contributor.authorTripathi, M.R.
dc.contributor.authorBaral, K.
dc.contributor.authorSingh, P.K.
dc.contributor.authorJit, S.
dc.date.accessioned2020-12-02T06:28:08Z
dc.date.available2020-12-02T06:28:08Z
dc.date.issued2020-09-01
dc.description.abstractThis paper reports the TCAD based investigation of the DC/RF and linearity characteristics of a newly proposed dual-material (DM) laterally-stacked (LS) SiO2/HfO2 heterojunction-TFET-on-SELBOX substrate (LS-STFET). Device-level performance comparison is made between the proposed TFET with a dual-material (DM) vertically-stacked (VS) SiO2/HfO2 heterojunction-TFET-on-SELBOX substrate (VS-STFET). Low bandgap material Ge is used in the source region to form a Ge (source)/Si (channel) heterojunction for enhancing the ON-state current of the presented TFETs. The effects of both donor (+ ve) and acceptor (−ve) type interface trap charges at the channel/SiO2 region on the DC, analogue/RF and linearity figure of merits have been analyzed for both the devices under study. The LS-STFET is shown to possess higher ON-state current and smaller subthreshold swing (SS) over the VS-STFET. In addition, the LS-STFET is shown to have better DC, analog/RF and linearity performance over VS-STFET in the presence of the donor and acceptor interface trap charges. © 2020, Springer-Verlag GmbH Germany, part of Springer Nature.en_US
dc.identifier.issn09478396
dc.identifier.urihttps://idr-sdlib.iitbhu.ac.in/handle/123456789/1029
dc.language.isoen_USen_US
dc.publisherSpringeren_US
dc.relation.ispartofseriesApplied Physics A: Materials Science and Processing;Vol. 126 Issue 9
dc.subjectBand-to-band tunneling (BTBT)en_US
dc.subjectTunnel feld-efect transistor (TFET)en_US
dc.subjectHeterojunctionen_US
dc.subjectSelective buried oxide (SELBOX)en_US
dc.subjectInterface trap charge (ITC)en_US
dc.titleImpact of interface trap charges on device level performances of a lateral/vertical gate stacked Ge/Si TFET-on-SELBOX-substrateen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Impact-of-interface-trap-charges-on-device-level-performances-of-a-lateralvertical-gate-stacked-GeSi-TFETonSELBOXsubstrate2020Applied-Physics-A-Materials-Science-and-Processing.pdf
Size:
3.12 MB
Format:
Adobe Portable Document Format
Description:
Open Access

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: