FPGA Implementation of Chaos based Pseudo Random Number Generator
| dc.contributor.author | Singh V.; Sarawadekar K.P. | |
| dc.date.accessioned | 2025-05-23T11:27:22Z | |
| dc.description.abstract | A PRNG (pseudo-random number generator) is proposed in this paper. The algorithm which is proposed here is dynamically adjusts the chaotic system's parameters to keep the device from falling into short-duration orbits and to make the formed sequences more random. This PRNG is implemented with a fixed point precision of 32-bit using Xilinx Vivado Design Suite Version 2019.2. By checking the randomness of the proposed PRNG to the sequences created by a Standard RNG(using $urandom) of size 32-bit, the proposed PRNG achieves significantly better randomness. Later, the following bitwise dynamical pseudo-random number generator is compared to standard randomization realizations using Monobit test Method which is used to check randomness. © 2021 IEEE. | |
| dc.identifier.doi | https://doi.org/10.1109/UPCON52273.2021.9667611 | |
| dc.identifier.uri | http://172.23.0.11:4000/handle/123456789/11348 | |
| dc.relation.ispartofseries | 2021 IEEE 8th Uttar Pradesh Section International Conference on Electrical, Electronics and Computer Engineering, UPCON 2021 | |
| dc.title | FPGA Implementation of Chaos based Pseudo Random Number Generator |