Modified selective way based trace cache
| dc.contributor.author | Jaison J.; Mukherjee P.K. | |
| dc.date.accessioned | 2025-05-24T09:21:01Z | |
| dc.description.abstract | Performance efficient instruction fetch unit is a critical issue in superscalar processor design [1]. Trace cache which stores traces of the dynamic instruction stream is a major part of such fetch units. Conventional trace cache was implemented as a set associative structure where it is needed to probe all the ways in the particular set in order to look for the required entry [2]. Selective way based trace cache (SWTC) was a modified trace cache where only the selected way(s) are probed instead of probing all the ways [3]. Here, traces are divided into several types and stored into cache by type. In this paper, the mapping policy of the SWTC is used to propose a modified design. Simulation results show that the proposed design performs better than the earlier SWTC model. On comparing with the trace cache(TC), the proposed design shows a 4.68% improvement in performance in terms of instructions committed per cycle (IPC). © 2014 IEEE. | |
| dc.identifier.doi | https://doi.org/10.1109/ECS.2014.6892626 | |
| dc.identifier.uri | http://172.23.0.11:4000/handle/123456789/14709 | |
| dc.relation.ispartofseries | 2014 International Conference on Electronics and Communication Systems, ICECS 2014 | |
| dc.title | Modified selective way based trace cache |