Repository logo
Institutional Digital Repository
Shreenivas Deshpande Library, IIT (BHU), Varanasi

Impact of heterogeneous gate dielectric on DC, RF and circuit-level performance of source-pocket engineered Ge/Si heterojunction vertical TFET

dc.contributor.authorTripathi, M.R.
dc.contributor.authorSingh, A.K.
dc.contributor.authorSamad, A.
dc.contributor.authorSingh, P.K.
dc.contributor.authorBaral, K.
dc.contributor.authorJit, S.
dc.date.accessioned2020-11-23T06:04:07Z
dc.date.available2020-11-23T06:04:07Z
dc.date.issued2020-10
dc.description.abstractThis paper reports the DC, RF and circuit-level performance analysis of short-channel Ge/Si based source-pocket engineered (SPE) vertical heterojunction tunnel field effect transistors (Ge/Si SPE-V-HTFETs) with and without a heterogeneous gate dielectric (HGD) structure for the first time. The DC performance parameters in terms of ION/IOFF and subthreshold swing (SS) are investigated for the proposed V-HTFETs. The average SS for the proposed V-HTFET with an HGD is found to be as low as 20 mV dec−1 compared to V-HTFET without any HGD (26 mV dec−1) at VDS = 0.5 V. The proposed Ge/Si SPE-V-HTFET with an HGD possesses higher cut-off frequency of 502 GHz and maximum frequency of oscillation of 2.33 THz at VDS = 0.5 V over the Ge/Si SPE-V-HTFET without any HGD which possesses cut-off frequency of 273 GHz and maximum frequency of oscillation of 1.47 THz. The proposed Ge/Si SPE-V-HTFET with and without an HGD have then been used for designing a basic current mirror circuit. Device-level study has been carried out using SILVACO ATLASTM TCAD simulator while the circuit-level investigation has been performed using the look up table based Verilog-A models in the CADENCE Virtuoso tool. The performances of the Ge/Si SPE-V-HTFET with HGD based current mirror circuit is observed to be better than the corresponding current mirror circuit designed by Ge/Si SPE-V-HTFET without any HGD. © 2020 IOP Publishing Ltden_US
dc.identifier.issn02681242
dc.identifier.urihttps://idr-sdlib.iitbhu.ac.in/handle/123456789/966
dc.language.isoen_USen_US
dc.publisherIOP Publishing Ltden_US
dc.relation.ispartofseriesSemiconductor Science and Technology;Vol. 35 Issue 10
dc.subjecttunnel field effect transistoren_US
dc.subjectheterojunctionen_US
dc.subjectsubthreshold swingen_US
dc.subjectsource pocketen_US
dc.subjectheterogeneous gate dielectricen_US
dc.subjectcurrent mirroren_US
dc.titleImpact of heterogeneous gate dielectric on DC, RF and circuit-level performance of source-pocket engineered Ge/Si heterojunction vertical TFETen_US
dc.typeArticleen_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
Impact-of-heterogeneous-gate-dielectric-on-DC-RF-and-circuitlevel-performance-of-sourcepocket-engineered-GeSi-heterojunction-vertical-TFET2020Semiconductor-Science-and-Technology.pdf
Size:
2.05 MB
Format:
Adobe Portable Document Format
Description:

License bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: