Repository logo
Institutional Digital Repository
Shreenivas Deshpande Library, IIT (BHU), Varanasi

Device-Level Performance Comparison of Some Pocket Engineered III-V/Si Hetero-Junction Vertical Tunnel Field Effect Transistor

dc.contributor.authorTripathy M.R.; Kumar Singh A.; Chander S.; Singh P.K.; Baral K.; Jit S.
dc.date.accessioned2025-05-23T11:31:04Z
dc.description.abstractThis work reports a comparative study of vertically grown III-V/Si heterojunction based n-Type tunnel field effect transistor (TFET) architectures: GaSb/Si heterojunction vertical TFET with source pocket and InAs/Si heterojunction vertical TFET with source pocket. For the first time GaSb/Si heterojunction based vertical TFET is proposed here whereas InAs/Si based heterojunction TFET is well explored in literature. Low band gap semiconductor like InAs and GaSb are considered in source region of TFET to reduce the tunneling width for enhancing ON-current. Source pocket is adopted to enhance the sub-Threshold performance of the devices. Performance comparison is done in terms of different dc parameters like average sub-Threshold swing (SS), ION, IOFF, threshold voltage (VT) and ION/IOFF ratio of the TFETs presented for study. In addition to this, the intrinsic capacitance like CGD and temperature reliability studies are done for both the devices presented for study. © 2020 IEEE.
dc.identifier.doihttps://doi.org/10.1109/ICDCS48716.2020.243576
dc.identifier.urihttp://172.23.0.11:4000/handle/123456789/12873
dc.relation.ispartofseriesICDCS 2020 - 2020 5th International Conference on Devices, Circuits and Systems
dc.titleDevice-Level Performance Comparison of Some Pocket Engineered III-V/Si Hetero-Junction Vertical Tunnel Field Effect Transistor

Files

Collections