Investigation of DC, RF and linearity performances of a back-gated (BG) heterojunction (HJ) TFET-on-selbox-substrate (STFET): Introduction to a BG-HJ-STEFT based CMOS inverter
| dc.contributor.author | Singh, A.K. | |
| dc.contributor.author | Tripathi, M.R. | |
| dc.contributor.author | Baral, K. | |
| dc.contributor.author | Singh, P.K. | |
| dc.contributor.author | Jit, S. | |
| dc.date.accessioned | 2020-12-09T09:46:55Z | |
| dc.date.available | 2020-12-09T09:46:55Z | |
| dc.date.issued | 2020-08 | |
| dc.description.abstract | This manuscript reports the back-gate effects on device-level performance of a heterojunction TFET on SELBOX substrate (HJ-STFET). The proposed structure implements a stacked gate oxide where the conventional SiO2 is replaced by a SiO2/HfO2 in a stacked manner to increase its On-current. A back gate (BG) is also considered in the proposed TFET to enhance the device-level performance. Investigation of DC, RF and linearity parameters such as drain current, transconductance, electric field, parasitic capacitance, cut-off frequency (fT), gain bandwidth product (GBP), intrinsic delay (ꞇ), higher-order of gm (gm2, gm3), VIP2, VIP3, IIP3, IMD3, and 1-dB compression point are carried out for the proposed TFET and the results are compared with other conventional structures. Performance evaluation shows that BG-HJ-STFET is a suitable candidate for distortionless and high-frequency applications. In addition, analysis of DC and transient behaviour of a CMOS TFET inverter using the BG-HJ-STFET is thoroughly investigated to verify its circuit-level performance. © 2020 Elsevier Ltd | en_US |
| dc.identifier.issn | 00262692 | |
| dc.identifier.uri | https://idr-sdlib.iitbhu.ac.in/handle/123456789/1119 | |
| dc.language.iso | en_US | en_US |
| dc.publisher | Elsevier Ltd | en_US |
| dc.relation.ispartofseries | Microelectronics Journal;Vol. 102 | |
| dc.subject | Tunnel field effect transistor (TFET) | en_US |
| dc.subject | Silicon on insulator (SOI) | en_US |
| dc.subject | Selective buried oxide (SELBOX) | en_US |
| dc.subject | Band-to-band tunneling (BTBT) | en_US |
| dc.subject | Linearity figure of merits (FOMs) | en_US |
| dc.subject | Back gate (BG) | en_US |
| dc.title | Investigation of DC, RF and linearity performances of a back-gated (BG) heterojunction (HJ) TFET-on-selbox-substrate (STFET): Introduction to a BG-HJ-STEFT based CMOS inverter | en_US |
| dc.type | Article | en_US |
Files
Original bundle
1 - 1 of 1
Loading...
- Name:
- Investigation-of-DC-RF-and-linearity-performances-of-a-backgated-BG-heterojunction-HJ-TFETonselboxsubstrate-STFET-Introduction-to-a-BGHJSTEFT-based-CMOS-inverter2020Microelectronics-Journal.pdf
- Size:
- 2.94 MB
- Format:
- Adobe Portable Document Format
- Description:
- Open Access
License bundle
1 - 1 of 1
Loading...
- Name:
- license.txt
- Size:
- 1.71 KB
- Format:
- Item-specific license agreed upon to submission
- Description: