Investigation of DC, RF and linearity performances of a back-gated (BG) heterojunction (HJ) TFET-on-selbox-substrate (STFET): Introduction to a BG-HJ-STEFT based CMOS inverter
| dc.contributor.author | Singh A.K.; Tripathy M.R.; Baral K.; Singh P.K.; Jit S. | |
| dc.date.accessioned | 2025-05-23T11:31:16Z | |
| dc.description.abstract | This manuscript reports the back-gate effects on device-level performance of a heterojunction TFET on SELBOX substrate (HJ-STFET). The proposed structure implements a stacked gate oxide where the conventional SiO2 is replaced by a SiO2/HfO2 in a stacked manner to increase its On-current. A back gate (BG) is also considered in the proposed TFET to enhance the device-level performance. Investigation of DC, RF and linearity parameters such as drain current, transconductance, electric field, parasitic capacitance, cut-off frequency (fT), gain bandwidth product (GBP), intrinsic delay (ꞇ), higher-order of gm (gm2, gm3), VIP2, VIP3, IIP3, IMD3, and 1-dB compression point are carried out for the proposed TFET and the results are compared with other conventional structures. Performance evaluation shows that BG-HJ-STFET is a suitable candidate for distortionless and high-frequency applications. In addition, analysis of DC and transient behaviour of a CMOS TFET inverter using the BG-HJ-STFET is thoroughly investigated to verify its circuit-level performance. © 2020 Elsevier Ltd | |
| dc.identifier.doi | https://doi.org/10.1016/j.mejo.2020.104775 | |
| dc.identifier.uri | http://172.23.0.11:4000/handle/123456789/13134 | |
| dc.relation.ispartofseries | Microelectronics Journal | |
| dc.title | Investigation of DC, RF and linearity performances of a back-gated (BG) heterojunction (HJ) TFET-on-selbox-substrate (STFET): Introduction to a BG-HJ-STEFT based CMOS inverter |